.

Register binding for FPGAs with embedded memory

LAUR Repository

Show simple item record

dc.contributor.author Ouaiss, I.
dc.contributor.author Atat, H.A.
dc.date.accessioned 2017-06-21T10:16:44Z
dc.date.available 2017-06-21T10:16:44Z
dc.date.issued 2017-06-21
dc.identifier.isbn 0-7695-2230-0 en_US
dc.identifier.uri http://hdl.handle.net/10725/5807
dc.description.abstract The trend in new state-of-the-art FPGAs is to have large amounts of on-chip embedded memory blocks. These memory blocks are used to hold the input/output data for various applications. Existing register binding techniques in high-level synthesis aim at minimizing the storage requirements of circuits by sharing variables among registers and thus minimizing the required number of registers for a specific design. In this paper, a new technique is proposed that makes use of the existing embedded memory blocks and maps variables to these blocks. The proposed memory binding approach gives considerable performance increase over the existing register binding techniques. The memory binding technique resulted in up to 57% savings in the total chip area (number of logic cells/elements occupied on the FPGA) over the old register binding techniques for a small resource bag and up to 6% savings for a large resource bag. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.title Register binding for FPGAs with embedded memory en_US
dc.type Conference Paper / Proceeding en_US
dc.author.school SOE en_US
dc.author.idnumber 200105659 en_US
dc.author.department Electrical And Computer Engineering en_US
dc.description.embargo N/A en_US
dc.keywords Registers en_US
dc.keywords Field programmable gate arrays en_US
dc.keywords High level synthesis en_US
dc.keywords Data structures en_US
dc.keywords Costs en_US
dc.keywords Embedded computing en_US
dc.keywords Application software en_US
dc.keywords Circuits en_US
dc.keywords Logic design en_US
dc.keywords Latches en_US
dc.identifier.doi http://dx.doi.org/10.1109/FCCM.2004.49 en_US
dc.identifier.ctation Atat, H. A., & Ouaiss, I. (2004, April). Register binding for FPGAs with embedded memory. In Field-Programmable Custom Computing Machines, 2004. FCCM 2004. 12th Annual IEEE Symposium on (pp. 165-175). IEEE. en_US
dc.author.email iyad.ouaiss@lau.edu.lb en_US
dc.conference.date 20-23 April 2004 en_US
dc.conference.pages 165-175 en_US
dc.conference.place Napa, CA, USA en_US
dc.conference.title 12th Annual IEEE Symposium on Field-Programmable Custom Computing Machines, 2004 en_US
dc.identifier.tou http://libraries.lau.edu.lb/research/laur/terms-of-use/articles.php en_US
dc.identifier.url http://ieeexplore.ieee.org/abstract/document/1364627/ en_US
dc.author.affiliation Lebanese American University en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search LAUR


Advanced Search

Browse

My Account