dc.contributor.author |
Harmanani, H. |
|
dc.contributor.author |
Saliba, R. |
|
dc.contributor.author |
Khoury, M. |
|
dc.date.accessioned |
2017-03-30T09:14:50Z |
|
dc.date.available |
2017-03-30T09:14:50Z |
|
dc.date.issued |
2017-03-30 |
|
dc.identifier.isbn |
0-7803-6715-4 |
en_US |
dc.identifier.uri |
http://hdl.handle.net/10725/5462 |
|
dc.description.abstract |
A high level synthesis for testability method is presented with the objective to generate testable resistor transistor logic designs from behavioral descriptions. The approach is formulated as an allocation problem and solved using an efficient genetic algorithm that generates cost-effective testable designs. We follow the allocation method with an automatic test point selection algorithm that trades off design area and delay with test quality. The method is implemented and design comparisons are reported. |
en_US |
dc.language.iso |
en |
en_US |
dc.publisher |
IEEE |
en_US |
dc.title |
A genetic algorithm for testable data path synthesis |
en_US |
dc.type |
Conference Paper / Proceeding |
en_US |
dc.author.school |
SAS |
en_US |
dc.author.idnumber |
199490170 |
en_US |
dc.author.department |
Computer Science and Mathematics |
en_US |
dc.description.embargo |
N/A |
en_US |
dc.keywords |
Genetic algorithms |
en_US |
dc.keywords |
High level synthesis |
en_US |
dc.keywords |
Automatic testing |
en_US |
dc.keywords |
Algorithm design and analysis |
en_US |
dc.keywords |
Built-in self-test |
en_US |
dc.keywords |
Delay |
en_US |
dc.keywords |
Circuit testing |
en_US |
dc.keywords |
Biological cells |
en_US |
dc.keywords |
Computer science |
en_US |
dc.keywords |
Process design |
en_US |
dc.identifier.doi |
http://dx.doi.org/10.1109/CCECE.2001.933689 |
en_US |
dc.identifier.ctation |
Harmanani, H., Saliba, R., & Khoury, M. (2001). A genetic algorithm for testable data path synthesis. In Electrical and Computer Engineering, 2001. Canadian Conference on (Vol. 1, pp. 235-240). IEEE. |
en_US |
dc.author.email |
haidar.harmanani@lau.edu.lb |
en_US |
dc.conference.date |
13-16 May 2001 |
en_US |
dc.conference.pages |
0235-0240 |
en_US |
dc.conference.title |
Canadian Conference on Electrical and Computer Engineering, 2001 |
en_US |
dc.identifier.tou |
http://libraries.lau.edu.lb/research/laur/terms-of-use/articles.php |
en_US |
dc.identifier.url |
http://ieeexplore.ieee.org/abstract/document/933689/ |
en_US |
dc.author.affiliation |
Lebanese American University |
en_US |