.

A Simulated Annealing Algorithm for System-on-Chip Test Scheduling with, Power and Precedence Constraints

LAUR Repository

Show simple item record

dc.contributor.author Harmanani, Haidar M.
dc.contributor.author Salamy, Hassan A.
dc.date.accessioned 2016-04-12T07:05:08Z
dc.date.available 2016-04-12T07:05:08Z
dc.date.copyright 2006
dc.date.issued 2017-10-12
dc.identifier.issn 1469-0268 en_US
dc.identifier.uri http://hdl.handle.net/10725/3534
dc.description.abstract This paper presents an efficient method to determine minimum system-on-chip (SOC) test schedules with precedence and power constraints based on simulated annealing. The problem is solved using a partitioned testing scheme with run to completion that minimizes the number of idle test slots. The method can handle SOC test scheduling with and without power constraints in addition to precedence constraints that preserve desirable orderings among tests. We present experimental results for various SOC examples that demonstrate the effectiveness of the method. The method achieved optimal test schedules in all attempted cases in a short CPU time. en_US
dc.language.iso en en_US
dc.title A Simulated Annealing Algorithm for System-on-Chip Test Scheduling with, Power and Precedence Constraints en_US
dc.type Article en_US
dc.description.version Published en_US
dc.author.school SAS en_US
dc.author.idnumber 199490170 en_US
dc.author.woa N/A en_US
dc.author.department Computer Science and Mathematics en_US
dc.description.embargo N/A en_US
dc.relation.journal International Journal of Computational Intelligence and Applications en_US
dc.journal.volume 6 en_US
dc.journal.issue 4 en_US
dc.keywords Embedded core testing en_US
dc.keywords Test scheduling en_US
dc.keywords Simulated annealing en_US
dc.identifier.doi http://dx.doi.org/10.1142/S1469026806002052 en_US
dc.identifier.ctation Harmanani, H. M., & Salamy, H. A. (2006). A Simulated Annealing Algorithm for System-on-Chip Test Scheduling with, Power and Precedence Constraints. International Journal of Computational Intelligence and Applications, 6(04), 511-530. en_US
dc.author.email haidar.harmanani@lau.edu.lb
dc.identifier.url http://www.worldscientific.com/doi/abs/10.1142/S1469026806002052


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search LAUR


Advanced Search

Browse

My Account