Abstract:
This paper presents an efficient approach for the test scheduling problem of core-based systems based on a genetic algorithm. The method minimizes the overall test application time of a system-on-a-chip through efficient and compact test schedules. The problem is solved using a "sessionless" scheme that minimizes the number of idle test slots. The method can handle SOC test scheduling with and without power constraints. We present experimental results for various SOC examples that demonstrate the effectiveness of our method. The method achieved optimal test schedules in all attempted cases in a short CPU time.
Citation:
Harmanani, H. M., & Salamy, H. A. (2006). Power-constrained system-on-a-chip test scheduling using a genetic algorithm. Journal of Circuits, Systems, and Computers, 15(03), 331-349.