.

Parallel multi-voltage power minimization in VLSI circuits. (c2013)

LAUR Repository

Show simple item record

dc.contributor.author Younes, Rabih Halim
dc.date.accessioned 2015-02-10T10:23:46Z
dc.date.available 2015-02-10T10:23:46Z
dc.date.issued 2015-02-10
dc.date.submitted 2013-08-06
dc.identifier.uri http://hdl.handle.net/10725/1919
dc.description Bibliography: leaves 91-93. en_US
dc.description.abstract Power consumption minimization is nowadays considered a main challenge to VLSI designers, especially with the growth of the mobile computing industry. Previous studies have tried minimizing power consumption at the expense of the overall circuit delay, and have mostly focused at optimizing power at the lower levels of abstraction – during placement and routing. This work presents novel techniques to minimize power consumption during behavioral synthesis and to reduce execution runtime through parallel processing. Design space exploration at higher levels of abstraction yields greater optimization in power, area, and delay; thus, the first contribution intelligently reduces voltages of non-critical paths in order to decrease total power consumption at the behavioral level. Voltage reductions are performed while minimizing the number of voltage conversions introduced in the circuit and maintaining the critical path delay. The second contribution concentrates on exploiting parallelism by distributing independent synthesis tasks to different processing units in the goal of reducing solution exploration time. A synthesis software suite was implemented to test the proposed approaches. Power consumption was reduced considerably with a negligible overhead of voltage conversion modules. Furthermore, design space exploration time declined significantly due to the use of parallel programming. en_US
dc.language.iso en en_US
dc.subject Low voltage integrated circuits en_US
dc.subject Integrated circuits -- Very large scale integration en_US
dc.subject Integrated circuits -- Very large scale integration -- Data processing en_US
dc.subject Electric power -- Conservation en_US
dc.subject Lebanese American University -- Dissertations en_US
dc.subject Dissertations, Academic en_US
dc.title Parallel multi-voltage power minimization in VLSI circuits. (c2013) en_US
dc.type Thesis en_US
dc.term.submitted Summer II en_US
dc.author.school Engineering en_US
dc.author.idnumber 200600666 en_US
dc.author.commembers Zahi Nakad en_US
dc.author.commembers Dani Tannir en_US
dc.author.woa OA en_US
dc.author.department MSE in Computer Engineering en_US
dc.description.physdesc 1 hard copy: xvi, 105 leaves; ill. (some col.); 31 cm. available at RNL. en_US
dc.author.division Electrical Engineering en_US
dc.author.advisor Iyad Ouaiss en_US
dc.keywords Multi-Voltage en_US
dc.keywords Power Consumption Minimization en_US
dc.keywords High-Level Synthesis en_US
dc.keywords Parallel Programming en_US
dc.identifier.doi https://doi.org/10.26756/th.2013.39 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search LAUR


Advanced Search

Browse

My Account