# Lebanese American University Repository (LAUR) Post-print version/Author Accepted Manuscript ## Publication metadata: Title: Fast SPICE-Compatible Simulation of Low-Power On-Chip PWM DC–DC Converters with Improved Ripple Accuracy Author(s): Florin Burcea, Dani Tannir and Helmut E. Graeb Journal: IEEE Transactions on Power Electronics DOI: https://doi.org/10.1109/TPEL.2019.2961211 ## How to cite this post-print from LAUR: Burcea, F., Tannir, D., & Graeb, H. E. (2019). Fast SPICE-Compatible Simulation of Low-Power On-Chip PWM DC–DC Converters with Improved Ripple Accuracy. IEEE Transactions on Power Electronics Doi: https://doi.org/10.1109/TPEL.2019.2961211/ Handle: http://hdl.handle.net/10725/11995 # C2019 © 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. This Open Access post-print is licensed under a Creative Commons Attribution-Non Commercial-No Derivatives (CC-BY-NC-ND 4.0) This paper is posted at LAU Repository For more information, please contact: archives@lau.edu. # Fast SPICE-Compatible Simulation of Low-Power On-Chip PWM DC-DC Converters with Improved Ripple Accuracy Florin Burcea, Dani Tannir, Senior Member, IEEE, and Helmut Graeb, Fellow, IEEE Abstract—The circuit averaging technique has long been used as the basis for modeling the behavioral effects of switchedmode pulse-width-modulated (PWM) DC-DC power converter circuits due to its simplicity and efficiency in simulation. However, circuit-averaged models struggle to capture the effects of higher order harmonics on the output waveforms. Alternatively, multiharmonic models that capture high frequency characteristics of output waveforms are typically very complex and computationally expensive. A general, efficient and accurate multiharmonic modeling and simulation technique for low-power onchip PWM DC-DC converters is presented in this paper. The technique is based on the large-signal averaged model of the PWM switch cell and on the Fourier series expansion of the typical converter waveforms. Its applicability range includes current mode controlled DC-DC converters. The method is exemplified on a Buck and on a Boost converter and achieves a speedup of one order of magnitude with an accuracy loss below 3% over the transistor-level simulation. The method accounts for non-ideal circuitry and supports any number of harmonics. Index Terms—deep-submicron CMOS, low-power on-chip DC-DC converter, current-mode control, large-signal averaged model, multi-harmonic modeling, Fourier series. # I. INTRODUCTION The simulation of DC-DC converters is generally very timeconsuming due to the co-existence of fast switching activities and slow load variations. Circuit averaging techniques average the switching behavior and focus on the cycle-tocycle dynamics. The drawback of circuit-averaging techniques, however, is the lack of information on the dynamic behavior within a period and in their limited ability to accurately capture waveform ripples. State-space averaging has been a popular simulation technique of PWM DC-DC converters [1]-[3]. However, its main challenge lies in the circuit-specific approach, thereby limiting the ability to automate the modeling and simulation process on arbitrary DC-DC converter topologies. Alternatively, the PWM switch cell model, which was first introduced in [4], [5] and which is a linearization of the three-terminal switch cell, can be readily applied to a wide range of DC-DC converters. Enhancements to this model were developed in [6]-[8]. While the PWM switch cell model is simple to apply and very efficient during simulation, its major Florin Burcea and Helmut Graeb are with the Chair of Electronic Design Automation, Technical University of Munich, Munich 80333, Germany (e-mail: florin.burcea@tum.de; helmut.graeb@tum.de). Dani Tannir is with the Electrical and Computer Engineering Department, Lebanese American University, P.O. Box 36, Byblos, Lebanon (e-mail: dani.tannir@lau.edu.lb). Copyright notice here Fig. 1. Output voltage waveform of a Buck converter with current mode control with (dashed line) and without (solid line) equivalent series inductance (ESL) of the output capacitor. limitation is that it neglects the dynamic behavior of DC-DC converters within one cycle and provides no information about the waveform ripples [9], [10]. To account for the ripples, a lot of work has been done on generalized averaging techniques [10]-[12]. In [13], [14] a complete multi-harmonic solution to low-power PWM DC-DC converter simulations was presented. The multi-frequency model is general in the sense that it can be applied to many DC-DC converters including Buck, Boost and Buck-Boost converters without any modifications. However, it is important to note that the output signals of DC-DC converters contain several high frequency characteristics and non-conventional looking ripple waveforms, such as the green curve shown in Fig. 1. Such waveform characteristics can be very difficult to capture without accounting for a high number of harmonics in the model. In that case, the developed model would become extremely complex. For this reason, analytical Fourier series based methods have been developed to accurately capture the output ripple waveforms using a large number of harmonics [15]–[20]. Since these methods are analytical in nature, they are based on circuit-specific equations that are expanded using Fourier Series, which means that these models have to be derived for each converter topology. In [21], a general Fourier series based model is presented that is not circuit-specific. The model focuses on capturing targeted small-signal properties and transfer functions and it is therefore useful primarily as a tool for designing appropriate feedback control. Simulation methods which are particularly efficient in the transient analysis of switching converters have been developed and incorporated into the commercial tool SIMetrix/Simplis [22]. However, this simulation approach is applicable in the system-level analysis of switching converters realized with discrete components, not in the transistor-level simulation of low-power integrated switching converters, which is the target application area of this paper's contribution. In this paper, we address the limitations of Fourier seriesbased modeling techniques by presenting a simulation-based multi-harmonic model that accurately captures the nonconventional characteristics of output waveforms in steadystate in conjunction with circuit averaging techniques. This method significantly reduces the simulation time even while accounting for a large number of harmonics. In our proposed model, the circuit averaging technique is first used to determine the dc operating point of the converter, from which the Fourier series coefficients are then extracted to accurately reconstruct the output ripple waveforms. The proposed model is general in the sense that it is not derived from topology specific circuit equations, but from the common properties of DC-DC converters: the voltage and current waveforms at the PWM switch cell terminals. Therefore, the model can be adapted and applied to arbitrary converter circuit topologies. We will show that the model can be applied to low-power converters with current-mode control, which not many models account for in the literature. Of the existing work addressing converter topologies with current-mode control, the models in [21], [23] are the most related to this work. They present small-signal models and apply to multi-phase converter designs, while this paper presents general large-signal models and targets lowpower integrated circuit applications. Finally, we will show that our model brings one order of magnitude reduction in simulation time while maintaining remarkable accuracy even for a large number of harmonics. The presented approach is an abstraction level in-between averaged models and full transistor-level simulation. The method incorporates the state-of-the-art averaged model that allows for fast simulation of the transient response and the capability of performing small-signal analysis. While the averaged model does not provide information about the waveform ripple, this method presents a novel approach for ripple reconstruction, with an accuracy close to transistor-level simulation, but with a speed improvement of over one order of magnitude. In more detail, the following new contributions are presented: - Test circuits for the dynamic characterization of the parameters of the PWM switch cell model are presented for Buck and Boost converters with current mode control (CMC) operating in continuous conduction mode (CCM). - The Fourier series expansions for the currents and voltages at the PWM switch cell terminals are calculated. - The Fourier series coefficients and the small signal transfer function, obtained through simulation, are used to reconstruct the ripple of any waveform in the circuit, for any number of harmonics. The key characteristic of the method presented in this paper, which distinguishes it from any previous similar work, is generality. Specifically, this method provides the following features with no additional modeling effort: - It covers any DC-DC converter topology with current mode control. The applicability range is the same for this method as for the PWM switch cell model. The method can be easily transferred to architectures with other duty cycle control methods (e.g., voltage mode), by simply replacing the PWM switch cell model accordingly. - It accounts for any parasitic element (e.g., the equivalent series inductance of the output capacitor, which is not - included in any other modeling paper). - It accounts for any transistor-level surrounding circuitry (e.g., error amplifier, current sensing), while all other modeling papers use ideal circuitry. - By increasing the number of harmonics, increasing levels of precision can be achieved (the choice is determined by the trade-off between accuracy and computational effort/time). The method is particularly useful in the transistor-level simulation of integrated switching converters. At this simulation level, simulators (e.g., Spectre) are needed that can efficiently handle complex transistor models (e.g., BSIM). This method is implemented within the framework of the commercial tool Cadence Virtuoso. The remainder of the paper is organized as follows. Section II gives an overview of the characteristics and operation of current mode controlled Buck and Boost converters. Section III presents the PWM switch cell large-signal averaged model. Section IV describes the circuits for dynamic characterization of the PWM switch cell model parameters during simulation. Section V presents the Fourier series expansion for the voltages and currents at the PWM switch cell nodes and then the new simulation flow. The simulation flow is then illustrated by the experimental results in Section VI. # II. DC-DC CONVERTERS WITH CURRENT-MODE CONTROL #### A. Buck Converter Fig. 2 shows the topology of a synchronous Buck converter with peak current control. The inductor L is shown together with its parasitic resistance $R_L$ and the output capacitor $C_{\rm out}$ together with its parasitic elements: the equivalent series resistance (ESR) and inductance (ESL). The blue box encircles the circuit elements integrated on a single chip. The elements implemented as discrete components are the following: - The inductor L, as integrated inductors have a poor performance, - The output capacitor $C_{out}$ , as capacitances in the range of $\mu F$ (typical value for the output capacitor of a DC-DC converter) are not feasible for integration. The dashed box encloses the switching elements of the converter. The meaning of the terminals a, p and c will be explained in Section III. The core of this subcircuit is composed of two switches: the high-side switch $SW_{\rm a}$ , implemented as a PMOS transistor, and the low-side switch $SW_{\rm p}$ , implemented as an NMOS transistor. The other elements of the subcircuit are part of the control loops. The topology has two control loops. The first loop regulates the output voltage $V_{\rm out}$ by comparing it with the reference voltage $V_{\rm ref}$ by means of an error amplifier. The second loop regulates the duty cycle of the gate driving signal, which is controlled by the comparator. The error voltage $V_{\rm err}$ fixes the peak value up to which the inductor current must increase before switching. Additionally, a compensation ramp is subtracted from $V_{\rm err}$ for stability purposes [7]. Fig. 2. Synchronous Buck converter with peak current control. The circuit part integrated on chip is shown distinctively. Fig. 3. Asynchronous Boost converter with peak current control. The circuit part integrated on chip is shown distinctively. ## B. Boost Converter Fig. 3 shows the topology of an asynchronous Boost converter with peak current control. There are several similarities to the Buck topology from the previous section: - $\bullet$ The inductor L and the output capacitor $C_{\rm out}$ are shown together with their parasitic elements. - The dashed box encloses the switching part of the circuit. The core of this subcircuit consists of two switching elements: the high-side switch $SW_p$ , implemented as a Schottky diode, and the low-side switch $SW_a$ , implemented as an NMOS transistor. The meaning of the terminals a, p and c will be explained in Section III. - $\bullet$ The blue box encircles the circuit elements integrated on chip. In addition to the inductor L and the output capacitor $C_{\rm out},$ the Schottky diode is also implemented as a discrete element. - There are two control loops: one for regulating the output voltage V<sub>out</sub> and the other for regulating the duty cycle. The control loops work in a similar way to the Buck example, as described in Section II-A. Because the output voltage of the Boost is larger than the input, it is divided on a resistive divider in order to be compared with the reference voltage $V_{\rm ref}$ . # Large-signal averaged models have been developed to reduce the computational cost of simulating switching circuits. Fig. 4. PWM switch cell instantaneous terminal voltages and currents for a Buck (+) and a Boost (-) converter operating in CCM. The simulation based on such models produces the waveforms averaged over a switching period and is much faster than the simulation based on the switched model (since the small time step in the transient analysis is no longer needed). Also, by linearizing the large-signal averaged model, the small-signal model is obtained. The drawback of using the averaged model is the accuracy loss, as the simulated waveforms over a period contain the average value, without the ripple. The PWM switch model replaces the switching network of the converter (marked with the dashed box in Fig. 2 and 3) with a three-terminal model, having the nodes a (active), p (passive) and c (common, the junction between the two switches) [7]. This approach has the great advantage of generality, as it fits all DC-DC converter topologies just through model rotations. ## A. Voltage and Current Waveforms Fig. 4 shows the PWM switch cell instantaneous terminal voltages and currents and their average values for a Buck and for a Boost converter operating in CCM, where d represents the duty cycle and T the switching period. In the first phase, dT, the switch $SW_{\rm a}$ is on and the diode $SW_{\rm p}$ is off. In the second phase, (1-d)T, $SW_a$ is off and $S\dot{W}_{\scriptscriptstyle D}$ is on. This holds for both converters. The waveforms are the same for the Buck and for the Boost converter, except for the opposite sign. For example, $v_{\rm cp}$ for the Buck overlaps $-v_{\rm cp}$ for the Boost. Also, in the Boost converter i<sub>c</sub> has an opposite direction with the inductor current, such that the bottom-right waveform of Fig. 4 represents $-i_c$ . The average values of these waveforms are denoted with the index "0" and will be called from now on "index-0 components". The terminal voltages and currents and the inductor current slopes for the Buck and for the Boost converter are given in Tables I and II. # B. PWM Switch Cell Equivalent Circuit The large-signal averaged model developed in [4] expresses a relationship between the index-0 components for an ideal DC-DC converter. Adding the voltage drops on the switching elements gives the final large-signal averaged model [7], depicted in Fig. 5. In this model, $V_{\rm err}$ represents the output of TABLE I PWM SWITCH CELL TERMINAL VOLTAGES AND CURRENTS FOR BUCK AND BOOST CONVERTERS | | Buck | Boost | |------------|-----------------|--------------------| | $V_{ap_0}$ | $V_{in}$ | $-V_{out}$ | | $V_{cp_0}$ | $V_{out}$ | $V_{in} - V_{out}$ | | $I_{c_0}$ | $I_{load}$ | $-I_{load}/d$ | | $I_{p_0}$ | $I_{load}(1-d)$ | $-I_{load}$ | TABLE II PWM SWITCH CELL VOLTAGE LEVELS AND CURRENT SLOPES AND LEVELS | | w/o losses | w/ losses | | |---------------------|----------------------|-----------------------------|--| | $V_1$ | $V_{ap_0}$ | $V_{ap_0} - V_{sw,a_0}$ | | | $V_2$ | 0 | $-V_{sw,p_0}$ | | | $S_1$ | $V_{ac_0}/L$ | $(V_{ac_0} - V_{sw,a_0})/L$ | | | $S_2$ | $V_{cp_0}/L$ | $(V_{cp_0} + V_{sw,p_0})/L$ | | | $I_{peak}$ | $I_{c_0} + S_1 dT/2$ | | | | $I_{\text{valley}}$ | $I_{c_0} - S_1 dT/2$ | | | the error amplifier, $V_{sw,a_0}$ and $V_{sw,p_0}$ are the voltage drops on $SW_a$ and $SW_p$ , respectively, during their on-state, $R_i$ is the equivalent sensing resistor for the inductor current and $S_a$ is the slope of the compensation ramp [7]. The current $I_\mu$ is a notation used for compactness purposes [7]. It represents that part of the current in node c dependent on the duty cycle d. The remaining part of $I_c$ is dependent on $V_{err}$ , the output of the error amplifier. The capacitor $C_s$ is introduced to model subharmonic oscillations [7]. The value of this capacitor is chosen such that it resonates with the inductor L at the frequency of the subharmonic oscillations, which is $F_{\rm sw}/2$ , half of the switching frequency. This creates a peak in the frequency response at $F_{\rm sw}/2$ , predicting the subharmonic instability. The major advantage of the PWM switch cell model is its generality and flexibility: it holds both for the Buck and for the Boost converter (and also for other DC-DC converters [7]). The equivalent circuit of the PWM switch cell large signal averaged model depends on the control method. Each control technique (e.g., voltage mode, current mode) has its own equivalent circuit for the PWM switch cell. The equivalent circuit of the PWM switch cell large signal averaged model shown in Fig. 5 corresponds to that of current mode control. The test circuits and the simulation method presented in this paper are applicable for any control technique, as long as the PWM switch cell equivalent circuit specific to each technique is modeled accordingly. # IV. DYNAMIC CHARACTERIZATION OF THE LARGE-SIGNAL AVERAGED MODEL PARAMETERS # A. Parameter Dynamic Characterization The PWM switch cell model for current mode control contains several parameters: L, T, $V_{\mathrm{sw,a_0}}$ , $V_{\mathrm{sw,p_0}}$ , $R_i$ and $S_a$ . The inductance L and the switching period T are design parameters, which need to be provided before the start of the simulation. The rest of the parameters are extracted dynamically, during the simulation of the circuit with the averaged PWM switch cell model and will each be explained next. Fig. 5. Large-signal averaged model with voltage drops on switching elements for a DC-DC converter with peak current control. The voltage drops on the switches, $V_{\rm sw,a_0}$ and $V_{\rm sw,p_0}$ , depend on the current flowing through the switches during their on-state. In each phase, the current through the on-switch (SW $_{\rm a}$ in the first phase and SW $_{\rm p}$ in the second phase) is equal to the inductor current. The inductor current equals $i_{\rm c}$ for the Buck converter and $-i_{\rm c}$ for the Boost converter and is represented in the bottom-right plot of Fig. 4. Therefore, by injecting the averaged value over a period of this current ( $I_{\rm L_0} = |I_{\rm c_0}|$ ) into a copy of the switch, one can get the averaged voltage drop over the switch, as illustrated in Fig. 6 (a) for the synchronous Buck converter and in Fig. 7 (a) for the asynchronous Boost converter. The equivalent sense resistance $R_{\rm i}$ is also extracted during simulation, by replicating the sensing circuit and the active switch $SW_{\rm a}$ (in both examples from this paper, the Buck converter from Fig. 2 and the Boost converter from Fig. 3, the current through the active switch is sensed), with the gate driven in the on-state, and injecting the index-0 inductor current into it, as explained in Fig. 6 (b) for the Buck converter and in Fig. 7 (b) for the Boost converter. Then, having the voltage drop $V_{\rm R}$ and the current to be sensed $I_{\rm L_0}$ , the equivalent resistance $R_{\rm i}$ is obtained. The last parameter is the slope of the compensation ramp, $S_a$ . Unlike the other parameters, which depend on linear circuits, $S_a$ is based on a switching circuit, depicted in Fig. 8 (a). At a time t after the switch turned off, $C_a$ is charged at the voltage $V_a\!=\!I_a\!\cdot\!t/C_a$ . The linear circuit in Fig. 8 (b) reproduces the state of the ramp generator at the time t. With two instances of this circuit, the state at two different time points within a period is reproduced: $t_1$ and $t_2$ , when $C_a$ is charged at $V_{a_1}$ and $V_{a_2}$ , respectively. The time interval $\Delta t\!=\!t_2\!-\!t_1$ is linked to the voltage difference $\Delta V_a\!=\!V_{a_2}\!-\!V_{a_1}$ by $\Delta t\!=\!C_a\!\cdot\!\Delta V_a/I_a$ . Then, by making use of the linear increase in $V_R$ and measuring this voltage for the two states, the compensation ramp is obtained: $S_a\!=\!(V_{R_2}\!-\!V_{R_1})/\Delta t$ . # B. Simulation Testbench The circuit blocks described in the previous section are assembled to form the simulation testbench for the large-signal averaged model. Fig. 6 shows the testbench for the Buck converter and Fig. 7 for the Boost converter. The testbench contains the following parts: • The DC-DC converter, shown in Fig. 6 (c) and Fig. 7 (c), respectively, in which the switching part (the dashed box Fig. 6. Simulation setup for the synchronous Buck converter with the PWM switch cell large-signal averaged model. (a) Main circuit. (b) Circuit for dynamic evaluation of index-0 voltage drop on the switches. (c) Circuit for dynamic evaluation of equivalent sense resistance. in Fig. 2 and Fig. 3, respectively) is replaced by the PWM-switch averaged model from Fig. 5; - The circuit for calculating the averaged voltage drops $V_{\mathrm{sw,a_0}}$ and $V_{\mathrm{sw,p_0}}$ on the switches $SW_a$ and $SW_p$ , shown in Fig. 6 (a) and Fig. 7 (a), respectively; - The circuit for calculating the equivalent resistance $R_i$ for current sensing, shown in Fig. 6 (b) and Fig. 7 (b), respectively; - The circuit for calculating the slope of the compensation ramp, made up of two instances of the circuit from Fig. 8 (b). The circuit blocks from the averaged-signal simulation testbench form a feedback loop. For the Buck converter, for example, the inductor current $I_{\rm L_0}$ from the main circuit from Fig. 6 (c) is replicated and injected into the circuits from Fig. 6 (a) and Fig. 6 (b), to calculate the parameters $V_{\rm sw,a_0}, V_{\rm sw,p_0}$ and $R_i.$ The values of these parameters are then fedback to the main circuit from Fig. 6 (c), namely to the PWM-switch averaged model. The ramp generation circuit from Fig. 8 (b) is also part of the testbench, but it provides the compensation ramp $S_a$ to the model in an open loop. The same explanations hold for the Boost converters (Fig. 7). # V. FOURIER-SERIES REPRESENTATION OF PWM SWITCH CELL SIGNALS This section provides the Fourier series expansions for the signals from Fig. 4, the voltage $v_{\rm cp}$ and the currents $i_{\rm c}$ and $i_{\rm p}$ of a DC-DC converter operating in CCM. Then, it will be shown how the Fourier series of these three signals and the small-signal analysis of the circuit can be used to reconstruct other signals in the circuit. Fig. 7. Simulation setup for the asynchronous Boost converter with the PWM switch cell large-signal averaged model. (a) Main circuit. (b) Circuit for dynamic evaluation of index-0 voltage drop on the switches. (c) Circuit for dynamic evaluation of equivalent sense resistance. Fig. 8. Dynamic calculation of the slope of the compensation ramp. (a) Switching circuit. (b) Averaged model, which requires two instances of this circuit. A periodic signal with period T and angular frequency $\omega = 2\pi/T$ can be represented by its complex Fourier series: $$x(\tau) = \sum_{n=-\infty}^{\infty} X_n \exp(jn\omega\tau), \tag{1}$$ where the coefficients $X_n$ are calculated as: $$X_n = \frac{1}{T} \int_t^{t+T} x(t) \exp(-jn\omega\tau) dt.$$ (2) Then, the signal x(t) can be reconstructed from its first N harmonics: $$x(\tau) = X_0 + 2\sum_{n=1}^{N} |X_n| \cos(n\omega\tau + \arg(X_n)).$$ (3) The precision in reconstructing x(t) increases with the number of harmonics N. Applying (2) to these waveforms from Fig. 4, the coefficients of the Fourier series expansion are obtained: $$\begin{aligned} V_{cp_n} &= \mid V_{cp_n} \mid \exp(j \arg(V_{cp_n})) \\ I_{c_n} &= \mid I_{c_n} \mid \exp(j \arg(I_{c_n})) \\ I_{p_n} &= \mid I_{p_n} \mid \exp(j \arg(I_{p_n})), \end{aligned} \tag{4}$$ where $$|V_{cp_n}| = (V_1 - V_2) \frac{\sin(n\pi d)}{n\pi}$$ $$= (V_{ap_0} - V_{sw,a_0} + V_{sw,p_0}) \frac{\sin(n\pi d)}{n\pi}$$ $$\arg(V_{cp_n}) = -\pi nd$$ (5) and $$\begin{split} |I_{c_n}| = & \frac{T(S_1 + S_2)}{2} \frac{\sin(n\pi d)}{(n\pi)^2} \\ = & \frac{T(V_{ac_0} - V_{sw,a_0} + V_{cp_0} + V_{sw,p_0})}{2L} \frac{\sin(n\pi d)}{(n\pi)^2} \quad (6 \\ \arg(I_{c_n}) = & -\pi(nd + 0.5) \end{split}$$ For the current $i_p$ , the complex coefficients of the Fourier series expansion are calculated as: $$I_{p_n} = \frac{2\exp(-jn\pi d)\sin(n\pi d)\left(\frac{S_2T}{2n\pi} - jI_{peak}\right) + S_2T(1-d)}{2jn\pi},$$ (7) where $S_2$ and $I_{\rm peak}$ are given in Table II. Because of the shape of this waveform, the expression is more complex than in the case of $v_{\rm cp}$ and $i_{\rm c}.$ Separating $I_{\rm p_n}$ into the magnitude and phase does not lead to simple compact expression. $I_{\rm p_n}$ is hence left in the complex form. The index-0 components $V_{\rm ap_0}$ , $V_{\rm ac_0}$ , $V_{\rm cp_0}$ , $V_{\rm sw,a_0}$ and $V_{\rm sw,p_0}$ are obtained from the simulation of the large-signal averaged model, using the simulation testbench described in Fig. 6 for the Buck converter and in Fig. 7 for the Boost converter. The duty cycle d is calculated from the index-0 components, as given in Fig. 5: $$d = \frac{V_{cp_0} + V_{sw,p_0}}{V_{ap_0} - V_{sw,a_0} + V_{sw,p_0}}$$ (8) Having the index-0 components and the duty cycle, obtained from the averaged large-signal simulation, the Fourier series coefficients of $v_{\rm cp},\,i_{\rm c}$ and $i_{\rm p}$ can be computed. Then, with the small-signal analysis, the transfer function of any voltage or current in the circuit relative to $v_{\rm cp},\,i_{\rm c}$ or $i_{\rm p}$ at any integer multiple of the switching frequency is calculated. The small-signal transfer function at a specified frequency is a complex number with magnitude and phase. This transfer function is used to reconstruct the steady-state waveform of that signal. The following example will illustrate the method. Consider the transfer function of $v_{\rm out}$ vs. $v_{\rm cp}$ at frequency f, denoted as $H(v_{\rm out},v_{\rm cp},f)$ , having a magnitude $|H(v_{\rm out},v_{\rm cp},f)|$ and a phase $\arg(H(v_{\rm out},v_{\rm cp},f))$ : $$H(v_{out}, v_{cp}, f) = |H(v_{out}, v_{cp}, f)| \exp(j \arg(H(v_{out}, v_{cp}, f))).$$ (9) The output voltage $v_{out}$ has a small ripple around the average value $V_{out_0}$ . Therefore, the small-signal assumption Fig. 9. Simulation flow based on PWM switch cell averaged model and Fourier series. can be applied. Using the transfer function $H(v_{\rm out},v_{\rm cp},f)$ and the coefficients of the Fourier series expansion of $v_{\rm cp}$ , the harmonics (at multiples of the switching frequency 1/T) of $v_{\rm out}$ are calculated: $$V_{out_n} = V_{cp_n} \cdot H\left(v_{out}, v_{cp}, \frac{n}{T}\right) = |V_{out_n}| \cdot \exp(j \arg(V_{out_n})), \tag{10}$$ where $$|V_{out_n}| = |V_{cp_n}| \cdot \left| H\left(v_{out}, v_{cp}, \frac{n}{T}\right) \right|$$ $$\arg(V_{out_n}) = \arg(V_{cp_n}) + \arg(V_{out_n}), \tag{11}$$ with $|V_{cp_n}|$ and $arg(V_{cp_n})$ given in (5). Afterwards, using (3), the signal $v_{\rm out}(\tau)$ in steady-state can be reconstructed from its Fourier series expansion, with the desired number of harmonics N: $$v_{out}(\tau) = V_{out_0} + 2\sum_{n=1}^{N} |V_{out_n}| \cos(2\pi \frac{n}{T} \tau + \arg(V_{out_n}))$$ . (12) The same procedure is applied for any other signal in the circuit, relative to, $v_{\rm cp}$ , $i_{\rm c}$ or $i_{\rm p}$ . As it will be shown in the experimental results, the signal on which to refer is chosen depending on the converter type. For the Buck converter, $v_{\rm cp}$ or $i_{\rm c}$ can be used with similar precision, while for the Boost converter, using $i_{\rm p}$ provides the best precision. The flowchart shown in Fig. 9 summarizes the proposed modeling approach presented in this section. ## VI. SIMULATION RESULTS In this section, the proposed multi-harmonic averaged model is tested on a Buck and on a Boost converter, to demonstrate its accuracy and speedup. The proposed model is compared with the simulation results of the original transistor-level converter circuits, which are implemented in a standard CMOS 180nm 5V technology. The PWM switch cell large-signal averaged model is implemented in VerilogA. All circuits are simulated using the commercial tool Cadence Spectre on a Linux workstation with a 3.4GHz Intel i5 processor and 8GB of RAM. In the proposed model, the circuits are simulated in the same conditions and then the computation of the waveform ripples is done with a Cadence SKILL script. Switching circuits cannot be simulated directly (at transistor level) in the frequency domain. This kind of analysis becomes possible by means of the large-signal averaged model of the PWM switch cell. Previous work proposed a linearized (small-signal) version of this model [4], [5], [7]. However, in modern simulators like Cadence Spectre, nonlinear devices (e.g., the MOS transistor, the PWM switch cell) are automatically linearized by the simulator for the small-signal analysis. Therefore, it is not necessary to manually implement a linearized version of the PWM switch cell model, but the small-signal analysis (e.g. open-loop AC analysis) can be applied directly to this model. ## A. Buck Converter The first example circuit is a synchronous Buck converter operating in CCM, with current mode control of the duty cycle, as the one shown in Fig. 2. The converter receives an input voltage of $V_{\rm in}=4V$ (which is also the supply voltage of the entire circuit) and produces a desired output voltage $V_{\rm out}=1V$ at a load current $I_{\rm load}=2.5A.$ The switching frequency is $F_{\rm sw}=2.5 {\rm MHz},$ equivalent to a switching period $T=400 {\rm ns}.$ The component values are as follows: - Inductance $L=1\mu H,$ with parasitic equivalent series resistance $R_L=50m\Omega,$ - Output capacitance $C_{\rm out}=20\mu F,$ with parasitic equivalent series resistance $ESR=10m\Omega$ and equivalent series inductance ESL=100pH. Previous work dealing with multi-harmonic Buck converter modeling typically did not consider the equivalent series inductance of the output capacitor, as this would significantly increase the complexity of the equations for the methods based on state-space averaging. However, for a converter operating at a high switching frequency, this parasitic element has a noticeable effect on the output voltage ripple, as shown in Fig. 1 in Section I, and therefore should not be ignored. The Buck converter is implemented at transistor level. As it is a switching circuit, transient analysis is necessary to simulate its behavior. The analysis requires a small time step. The simulation is run over 1ms, meaning 2500 periods, as the switching frequency is 2.5MHz. For this simulation time, 1.3M points are simulated and the total CPU time is 443s in the transistor-level transient simulation. The conventional averaged model provides much faster simulation capabilities. For the same simulation time of $1 \mathrm{ms}$ , only 669 points are simulated, meaning 5000 times less than with the transistor model, and the transient analysis lasts only Fig. 10. Output voltage ( $V_{\rm out}$ ) ripple (total voltage minus average value) for the Buck converter. Reconstructed waveforms, from the averaged-model simulation, with a gradually increasing number of harmonics: 1, 2, 10, 25, and 50, respectively. At the bottom, the waveform resulted from transistor-level simulation. Fig. 11. Error voltage $(V_{\rm err})$ ripple (total voltage minus average value) for the Buck converter. Reconstructed waveforms, from the averaged-model simulation, with 2 and 10 harmonics, respectively, and the waveform resulted from transistor-level simulation. 1s in this case. The disadvantage is that it produces only the waveform values averaged over a period. On the other hand, by using the proposed method described in Section V, a good approximation of the transistor-level waveforms in steady state can be obtained in a shorter time than with the transistor-level simulation. Note that, in addition to the transient analysis, a small-signal analysis (open-loop AC analysis) is necessary, to obtain the small-signal transfer functions. Its CPU runtime is, however, negligible. Figs. 10 and 11 visually compare the waveforms obtained from the original transistor-level circuit with the waveforms reconstructed using the proposed model with an increasing number of harmonics. Fig. 10 shows the output voltage $V_{\rm out}$ . This is the most important waveform in the circuit to be reconstructed, because common performance figures, like the output peak-to-peak ripple, are related to it. The output voltage is reconstructed with a gradually increasing number of harmonics: 1, 2, 10, 25 and 50, respectively. When considering only the 1st order component, the reconstructed ripple is a sine wave. With components up to the 10th order, the waveform begins to look similar to the transistor-level waveform. With components up to the 50th order, the reconstructed waveform is almost indentical to the transistor-level one. The ripple waveform can be reconstructed for other signals in the circuit as well. Fig. 11 shows a comparison between the reconstructed ripple waveform (using 2 and 10 harmonics) and the transistor-level ripple waveform for the error voltage ( $V_{\rm err}$ , the output of the error amplifier). For the ripple waveform generated with 2 harmonics, the difference to the transistor-level model is visible, but with 10 harmonics the waveforms almost overlap. The same method can be applied for the inductor current $I_{\rm L}$ and the capacitor current $I_{\rm cap}$ (both have a triangular shape). The ripple waveforms for the signals of a Buck converter can be reconstructed by taking either the inductor current $i_{\rm c}$ or the voltage $v_{\rm cp}$ as the reference signal. The difference is insignificant, as seen in Table III, which quantitatively evaluates the accuracy of the waveforms generated using the proposed approach. The table shows the RMS error of the reconstructed waveform vs. the transistor-level waveform over one period in steady-state. The RMS error, which is a standard error metric, is calculated as: $$Error_{RMS} = \frac{1}{T} \sqrt{\int_{t}^{t+T} \left(\frac{x_{out}(\tau) - x_{out,N}(\tau)}{X_{out,pp}}\right)^{2} d\tau}, (13)$$ where x<sub>out</sub> is the ripple of transistor-level waveform, x<sub>out,N</sub> is the ripple reconstructed with N harmonics and X<sub>out,pp</sub> is the peak-to-peak magnitude of the transistor-level ripple. When computing the RMS error, only the ripples were considered, centered around 0. Note that the averaged values are subtracted due to the small error introduced by the averaged model compared to the transistor-level model. The differences in the averaged values are in the order of mV. However, this is a limitation of the averaged model, not of the method based on Fourier series for reconstructing the ripple. In order to evaluate the accuracy of this method, Table III only compares the ripples. For V<sub>out</sub>, the RMS error is very close to 2% for 10 harmonics and already at 1% for 50 harmonics. For $V_{err}$ , the RMS error for 10 harmonics is very close to 2%. For a larger number of harmonics, there is almost no improvement in the accuracy of the reconstructed ripple of $V_{\rm err}$ . The reason for this is the negative spike of the transistor-level waveforms, as seen in Fig. 11. This spike does not appear in the reconstructed waveforms and so causes a systematic error. In order for it to be accounted for, the number of harmonics needs to be significantly larger than 50, which is impractical from the CPU runtime point of view. The accuracy of the reconstructed waveforms is also a result of including nonideal elements. For example, the voltage drops on the switches during their on state, which have typical values of $50 \mathrm{mV}$ to $100 \mathrm{mV}$ , are considered, as described in the simulation setup from Fig. 6 and in the expressions for ripple calculation derived in Section V. Table IV shows the RMS error for the reconstructed waveform (with and without considering voltage drops on the switches) vs. the accurate transistor-level waveform (with non-ideal switches). With no voltage drops on the switches, the error is larger. For $V_{\rm out}$ , the error drops below 1% with non-ideal switches, but remains TABLE III RMS Error Over One Period of Reconstructed Buck Waveform Ripples vs. Complete Waveform Ripple | Number of Harmonics N | $V_{out}$ | | $V_{err}$ | | |-----------------------|--------------------|---------------------|--------------------|---------------------| | | vs. i <sub>c</sub> | vs. v <sub>cp</sub> | vs. i <sub>c</sub> | vs. v <sub>cp</sub> | | 1 | 9.6% | 9.6% | 8.3% | 8.3% | | 2 | 5.0% | 5.0% | 4.1% | 4.1% | | 10 | 2.1% | 2.1% | 2.1% | 2.1% | | 25 | 1.3% | 1.3% | 2.0% | 2.0% | | 50 | 1.0% | 1.0% | 2.0% | 2.0% | TABLE IV RMS ERROR OVER ONE PERIOD OF RECONSTRUCTED BUCK WAVEFORM RIPPLES VS. COMPLETE WAVEFORM RIPPLE WITH IDEAL AND NON-IDEAL SWITCHES | Number of | $V_{out}$ | | $I_{\rm L}$ | | | |-------------|-----------|----------|-------------|----------|--| | Harmonics N | non-ideal | ideal | non-ideal | ideal | | | | switches | switches | switches | switches | | | 1 | 9.6% | 10.1% | 8.7% | 8.9% | | | 2 | 5.0% | 5.6% | 2.5% | 3.2% | | | 10 | 2.1% | 3.0% | 0.4% | 2.4% | | | 25 | 1.3% | 3.0% | 0.1% | 2.4% | | | 50 | 1.0% | 3.1% | 0.1% | 2.4% | | above 3% with ideal switches even for a large number of harmonics. For $I_{\rm L},$ the error reaches 0.1% with switch voltage drops and remains above 2% with ideal switches. The above described RMS error is an important indicator of the method's accuracy. It shows the accuracy of the reconstructed waveform compared to the transistor-level waveform. Properties like the peak-to-peak ripple magnitude and the harmonic distortion can be extracted. The former is a common performance figure for DC-DC converters. Table V shows the accuracy of the peak-to-peak ripple magnitude of the reconstructed waveform relative to the transistor-level waveform, calculated as: $$Error_{ripple} = \left| \frac{X_{out,pp} - X_{out,N,pp}}{X_{out,pp}} \right|, \tag{14}$$ where $X_{\rm out,pp}$ and $X_{\rm out,N,pp}$ are the peak-to-peak ripple magnitudes for the transistor-level waveform and the waveform reconstructed with N harmonics, respectively. For $V_{\rm out}$ , the error is below 10% at 25 harmonics and 5% at 50 harmonics. For $I_{\rm L}$ , the error is below 2% at 25 harmonics and below 1% at 50 harmonics. As for the RMS error, the accuracy is improved (especially for $I_{\rm L}$ ) by considering the switch voltage drops. The proposed method also has the capability to account for arbitrary parasitic elements with no additional modeling effort. Fig. 1 shows how considering the parasitic inductance of $C_{\rm out}$ provides a more accurate peak-to-peak ripple. Table VI presents the runtime comparison between the transistor-level model simulation and the averaged model simulation with ripple reconstruction based on Fourier series. The transient analysis runtime is negligible for the latter (1s) compared to the former (443s). The open-loop AC analysis runtime is negligible as well. With the averaged model, additional time is needed to calculate the ripple, time which increases with the desired accuracy, namely with the number of harmonics. The choice of the number of harmonics is determined by the trade-off between accuracy and computational effort. In this Buck converter example, the ripple waveforms are generated with a time resolution of 1 ns, meaning 1/400 of TABLE V PERCENTAGE ERROR OF PEAK-TO-PEAK RIPPLE MAGNITUDE OF RECONSTRUCTED WAVEFORM VS. COMPLETE WAVEFORM WITH IDEAL AND NON-IDEAL SWITCHES | Number of | $ m V_{out}$ | | $ m I_L$ | | | |-------------|------------------------|-----------|----------|----------|--| | Harmonics N | nics N non-ideal ideal | non-ideal | ideal | | | | | switches | switches | switches | switches | | | 1 | 35% | 38% | 22% | 26% | | | 2 | 30% | 32% | 11% | 14% | | | 10 | 19% | 21% | 4.0% | 7.2% | | | 25 | 9% | 12% | 1.5% | 5.1% | | | 50 | 5% | 7% | 0.9% | 4.5% | | TABLE VI RUNTIME COMPARISON - BUCK CONVERTER | Model | Number of | Simulation | Ripple | Total | Speedup | |----------------------|-----------|----------------|-------------|-------|---------| | | harmonics | time | calculation | time | | | transistor-<br>level | N/A | 443s<br>(TRAN) | N/A | 443s | 1x | | | N=1 | | 1s | 2s | 220x | | | N=2 | 1s | 1s | 2s | 220x | | averaged | N=10 | (TRAN+AC) | 2s | 3s | 150x | | | N=25 | | 12s | 13s | 35x | | | N=50 | | 45s | 46s | 10x | a period. By reconstructing the output voltage $V_{\rm out}$ with 25 harmonics, a 35x speedup is achieved, while having an accuracy loss of only 1.3%. With 50 harmonics, the speedup is still 10x and the accuracy loss is only 1%. The results from Tables III and VI, discussed in the previous paragraphs, are graphically illustrated in Fig. 12, showing for the Buck converter the trade-off between accuracy (measured by the RMS error) and computational effort (measured by the CPU runtime), both in relation to the number of harmonics. Practical integrated circuits need to account for robustness in the design and verification process. Monte-Carlo analysis is a common method, applied for various circuits, including DC-DC converters [24], [25]. Alternatively, deterministic approaches can be used, such as the worst-case distance approach. Both methods require a large number of simulations (typically, hundreds to thousands). Circuit optimization is another situation requiring a large number of simulations [26]. These methods would benefit significantly from the speedup of the individual simulations of DC-DC converters. Consider the Monte-Carlo analysis of the Buck converter example from this section. The output voltage peak-to-peak ripple is a common performance figure. The averaged model produces no ripple information, while transistor-level simulation is computationally expensive. The method presented in this paper provides a faster way to obtain the ripple information. In this example, the number of harmonics to reconstruct the ripple waveform for the output voltage can be chosen as 25, as this provides a good trade-off between accuracy and speed, according to Tables III and VI and Fig. 12. For a Monte-Carlo analysis with 100 simulations, the total runtime decreases from approximately 12h30min in the transistor-level approach to approximately 20min with the proposed method. ## B. Boost Converter The second example is an asynchronous Boost converter, shown in Fig. 3, operating in CCM and with current mode control of the duty cycle. The converter produces an output Fig. 12. Trade-off between accuracy (measured by the RMS error) and computational effort (measured by the CPU runtime), both in relation to the number of harmonics, for the Buck converter. A typical trade-off between accuracy and CPU effort is marked at 25 harmonics. TABLE VII RMS Error Over One Period of Reconstructed Boost Waveform Ripples vs. Complete Waveform Ripple | Number of Harmonics N | $V_{out}$ | | $V_{err}$ | | |------------------------|--------------------|--------------------|--------------------|--------------------| | Number of Harmonies iv | vs. i <sub>c</sub> | vs. i <sub>p</sub> | vs. i <sub>c</sub> | vs. i <sub>p</sub> | | 1 | 10.5% | 10.5% | 9.7% | 9.7% | | 2 | 6.2% | 6.2% | 3.9% | 3.9% | | 10 | 3.3% | 3.1% | 1.1% | 0.7% | | 25 | 2.9% | 2.7% | 1.1% | 0.6% | | 50 | 2.7% | 2.5% | 1.1% | 0.6% | voltage $V_{\rm out}=19V$ at a load current $I_{\rm load}=400{\rm mA}$ from an input voltage $V_{\rm in}=4V$ (which is also the supply voltage of the entire circuit). The switching frequency is $F_{\rm sw}=500{\rm kHz}$ , equivalent to a switching period $T=2\mu{\rm s}$ . The component values are: - Inductance $L=10\mu H,$ with parasitic equivalent series resistance $R_L=50m\Omega,$ - Output capacitance $C_{out}=10\mu F$ , with parasitic equivalent series resistance $ESR=10m\Omega$ . The equivalent series inductance ESL is not considered in this case, as it was not provided in the available output capacitor model. Like the previous Buck converter, the Boost converter is implemented at transistor level, in the same technology. The method for generating the output waveforms, described in the previous subsection for the Buck converter, is applied in this subsection to the Boost converter as well. Figs. 13 and 14 display the transistor-level and the reconstructed waveform ripples for the output voltage $V_{\rm out}$ and for the error voltage $V_{\rm err}$ , respectively. Then, Table VII shows quantitative results for the waveform reconstruction accuracy. Finally, Table VIII illustrates the runtime performance of the proposed method. The waveform ripples are reconstructed based on the Fourier series expansion of the PWM switch cell signals, by refering to $i_{\rm c}$ and $i_{\rm p}$ , respectively. The RMS errors presented in Table VII for $V_{\rm out}$ and $V_{\rm err}$ and calculated in the same way as for the Buck converter show that refering to $i_{\rm p}$ provides slightly more accurate results. The reason is that, on the signal path, $i_{\rm p}$ is closer to the reconstructed signals. In the case of $i_{\rm c}$ or $v_{\rm cp}$ , additional distortion is introduced by the nonlinear behavior of the PWM switch cell model. Fig. 13 shows the ripple of the output voltage $V_{\rm out}$ , reconstructed with a gradually increasing number of harmonics: 10, 25 and 50, respectively. With 25 harmonics, the generated waveform begins to look similar to the transistor-level wave- Fig. 13. Output voltage ( $V_{\rm out}$ ) ripple (total voltage minus average value) for the Boost converter. Reconstructed waveforms, from the averaged-model simulation, for 10, 25 and 50 harmonics, respectively. At the bottom, the waveform resulted from transistor-level simulation. Fig. 14. Error voltage $(V_{\rm err})$ ripple (total voltage minus average value) for the Boost converter. Reconstructed waveforms, from the averaged-model simulation, with 2 and 10 harmonics, respectively, and the waveform resulted from transistor-level simulation. form. This can be seen also from the RMS error, which drops below 3% for 25 harmonics, as shown in Table VII. With 50 harmonics, the reconstructed waveform looks very close to the transistor-level one and the error drops to 2.5%. Even with 50 harmonics, the error is above 2%. There is a systematic error caused by the negative spike from the transistor-level waveform, as seen in Fig. 13. To account for such a spike, an impractically large number of harmonics would be needed. Fig. 14 shows the waveform ripple for the error voltage $V_{\rm err}$ obtained from the transistor-level simulation and the waveform obtained using the proposed model with 2 and 10 harmonics, respectively. With 2 harmonics, there is a visible difference to the transistor-level waveforms, indicated also by the RMS error close to 2%, as shown in Table VII. With 10 harmonics, the reconstructed waveform almost overlaps the transistor-level one. The RMS error is in this case 0.6%. With further increases in the number of harmonics, the accuracy does not improve anymore, as seen in Table VII. The numerical results of the runtime performance are summarized in Table VIII. For a fair comparison between the transistor-level simulation and the method proposed in this paper and for a fair comparison with the Buck converter from the previous subsection, a transient analysis over 2500 periods TABLE VIII RUNTIME COMPARISON - BOOST CONVERTER | Model | Number of | Simulation | Ripple | Total | Speedup | |----------------------|-----------|----------------|-------------|-------|---------| | Wiodei | harmonics | time | calculation | time | Speedup | | transistor-<br>level | N/A | 607s<br>(TRAN) | N/A | 607s | 1x | | | N=1 | | 1s | 2s | 300x | | | N=2 | 1s | 1s | 2s | 300x | | averaged | N=10 | (TRAN+AC) | 2s | 3s | 200x | | | N=25 | | 11s | 12s | 50x | | | N=50 | | 47s | 48s | 13x | Fig. 15. Trade-off between accuracy (measured by the RMS error) and computational effort (measured by the CPU runtime), both in relation to the number of harmonics, for the Boost converter. A typical trade-off between accuracy and CPU effort is marked at 25 harmonics. is applied to the Boost converter. As the switching frequency is $500 \mathrm{kHz}$ , the simulation time is $5 \mathrm{ms}$ . Also, the ripples are reconstructed with a resolution of 1/400 of a period, of $5 \mathrm{ns}$ . In this Boost converter example, the CPU runtime of the transistor-level simulation is 607s and 1.7M points are simulated. On the other hand, the transient analysis with the averaged model has a negligible runtime of 1s. Only 144 points are simulated, meaning more than 10k less than in the transistor-level transient analysis. The open-loop AC analysis runtime, for getting the small signal information, is also negligible. However, time is needed to reconstruct the waveform ripple, time which increases with the number of harmonics. For $V_{\rm out}$ , the loss of accuracy for the reconstructed waveform with 25 harmonics is below 3%, according to Table VII, while achieving a 50x speedup compared to the transistor-level simulation, as shown in Table VIII. With 50 harmonics, the accuracy is improved, as the error decreases to 2.5%, but the speedup also decreases to 13x. The results from Tables VII and VIII are graphically illustrated in Fig. 15, showing for the Buck converter the trade-off between accuracy (measured by the RMS error) and computational effort (measured by the CPU runtime), both in relation to the number of harmonics. Monte-Carlo analysis is a situation where the method proposed in this paper brings a significant CPU time reduction. According to the results from Tables VII and VIII and Fig. 15, with 25 harmonics a good trade-off can be achieved when reconstructing the ripple waveform for the output voltage. With this choice, the total runtime for 100 simulations decreases from approximately 18h30min in the transistor-level approach to approximately 20min with the proposed method. Fig. 16. Transient behavior of the Buck converter for load current variation: comparison between the transistor-level waveform and the waveform reconstructed with 25 harmonics. The load current variation is: (a) slow and large, (b) fast and large, (c) fast and small. Fig. 17. Accuracy of proposed method vs. transistor-level simulation in dynamic conditions: maximum error magnitude (minus the systematic error from steady state) in simulating the Buck converter $V_{\rm out}$ with respect to: (a) rise/fall time, (b) magnitude of load current step, respectively. ## C. Dynamic Behavior The previous experimental results have demonstrated the method's performance in steady-state conditions. However, the method is also applicable in dynamic conditions, e.g., in the case of a load step transient. The following results will illustrate the method's performance and limitation in such conditions: a good accuracy is obtained for slow and/or small variations of the load current (in other words, in quasi-steady-state conditions). Fig. 16 shows the output voltage $V_{\rm out}$ of the Buck converter. In three load current variation scenarios, the waveform simulated at transistor-level and the waveform reconstructed with 25 harmonics are compared. The results are illustrated for increasing load current. For decreasing load current, very similar results are obtained. First, Fig. 16 (a) shows the behaviour for a large and slow load variation. The load increases from 1A to 3A in a time equal to 5 switching periods. The reconstructed waveform reproduces the transistor-level waveform with good accuracy. The plot shows a systematic error of approximately 2mV. This error is caused by the limitations of the equivalent averaged model of the PWM switch cell [7] and not by the ripple reconstruction. Moreover, this error is more than 10x smaller than the V<sub>out</sub> variation due to load regulation (approximately 2mV for load currents from 1A to 3A). The variation of V<sub>out</sub> with the operating conditions (e.g. load current) is a consequence of the limited loop gain (46dB or 200) of this Buck converter implementation. The Boost converter presented in this paper uses a different compensation method for the error amplifier and has a loop gain of 100dB (or 100k). This makes the Vout regulation much more precise and is the reason why the averaged model does not suffer from the steady-state error in the Boost converter. Therefore, the steady-state error is highly dependent on the circuit topology. Second, in the scenario shown in Fig. 16 (b), the load current variation is large and fast. The load increases from 1A to 3A in a time much smaller than the switching period. In this case, the error is significant during the settling, reaching up to 40 mV in magnitude. The error is again mainly caused by the limitations of the averaged PWM switch cell model. In general, large-signal averaged models do not work well under dynamic conditions with large and sudden variations, since averaged models use an "averaged and continuous" representation of the original function over several periods [7], [27]. Third, in Fig. 16 (c) there is again a fast change in the load, but this time the current variation is smaller (0.5A) instead of (2A). The method shows here a good accuracy, with an error magnitude within (2m). Fig. 17 quantitatively describes the meaning of "slow variations" and "small variations" for the Buck converter example. For a fair comparison, the systematic steady-state error (approximately 2mV) is subtracted from the total error. First, Fig. 17 (a) shows that, for the maximum considered current variation of 2A, the proposed method shows a good accuracy for rise/fall times starting from 5 switching periods. Second, Fig. 17 (b) shows that, for fast load variations (the rise/fall time is much smaller than the switching period), a good accuracy is obtained for load steps up to 0.5A. The theory of the method was developed in steady-state conditions. However, it holds also under dynamic behavior, in quasi-steady-state conditions. ## D. Stability As most practical DC-DC converters include control loops, stability needs to be accounted for in the design process. In current-mode controlled DC-DC converters, subharmonic stability is a major issue. This is the reason why a compensation ramp is often needed in such converter designs [7]. The presented method is able to capture subharmonic oscillations through the averaged model. The state-of-the-art averaged model includes the capacitor $C_{\rm s}$ , introduced specifically for this purpose, as described in Section III-B. When present, oscillations are revealed in the frequency response, as well as in the transient waveforms. This is illustrated in the following for the Buck converter example. First, the frequency response is compared for the converter with and without compensation ramp in Fig. 18. When no such Fig. 18. Frequency response of Buck converter with and without compensation ramp. The circuit with compensation ramp has a loop gain of 46dB. Fig. 19. Transient waveforms of Buck converter with subharmonic oscillations. ramp is applied, the magnitude shows, at $F_{\rm sw}/2=1.25 \rm MHz,$ a peak specific to subharmonic oscillations [7], which raises the gain above $0 \rm dB$ at frequencies around $F_{\rm sw}/2.$ The unity gain frequency is about $1.5 \rm MHz.$ The phase margin of $-5^{\rm o}$ reveals instability. Adding the compensation ramp damps the peak and so removes the subharmonic oscillations. The unitygain frequency decreases to $450 \rm kHz$ and the phase margin of $53^{\rm o}$ indicates a stable loop. In this way, the averaged model, having the compensation ramp $S_a$ as a parameter (Fig. 5), can be used to design the compensation ramp of the circuit. Second, the subharmonic oscillations are captured in the transient waveforms (of the converter without compensation ramp), in steady-state as well as in dynamic conditions, as shown in Fig. 19. The output voltage obtained with the averaged model oscillates with the expected frequency, $F_{sw}/2 = 1.25 MHz$ , revealing the instability of the circuit, in agreement with the transistor-level waveforms, which show as well subharmonic oscillations. The limitation of the proposed method is the inability to correctly predict the amplitude and the shape of the waveforms. The averaged model produces an oscillating instead of a constant (in steady state) waveform (as in stable conditions). For Vout, applying the Fourier-seriesbased reconstruction produces a waveform nearly overlapping the index-0 waveform resulted from the averaged model, because the amplitude of the subharmonic sine wave is much larger than the harmonic ripple. ## VII. CONCLUSION A multi-harmonic modeling and simulation technique for low-power PWM DC-DC converters was presented. The tech- nique is based on the large-signal averaged modeling of the PWM switch cell and the Fourier series expansion of the voltages and currents at the switch cell terminals. The distinguishing feature of this technique is generality. With no additional modeling effort, it is applicable to a wide range of DC-DC converters and it supports any parasitic elements, any surrounding circuitry and any number of harmonics. Circuits for dynamic characterization of the PWM switch cell parameters were presented as well and brought together with the PWM switch cell averaged model and the surrounding circuitry into the same testbench. The proposed method was illustrated for a Buck and for a Boost converter and achieved a speedup of one order of magnitude over the transistor-level model, with a loss of accuracy below 3%. The method works with a good accuracy in steady-state, as well as in dynamic conditions with slow and/or small variations. The method correctly predicts subharmonic instability. #### REFERENCES - R. D. Middlebrook and S. Ćuk, "A general unified approach to modelling switching-converter power stages," *International Journal of Electronics Theoretical and Experimental*, vol. 42, no. 6, pp. 521–550, 1977. - [2] A. Davoudi, J. Jatskevich, and T. De Rybel, "Numerical state-space average-value modeling of pwm dc-dc converters operating in dcm and ccm," *IEEE Trans. on Power Electronics*, vol. 21, no. 4, pp. 1003–1012, 2006. - [3] J. Sun, D. M. Mitchell, M. F. Greuel, P. T. Krein, and R. M. Bass, "Averaged modeling of pwm converters operating in discontinuous conduction mode," *IEEE Trans. on Power Electronics*, vol. 16, no. 4, pp. 482–492, 2001. - [4] V. Vorperian, "Simplified analysis of PWM converters using model of PWM switch part I: Continuous conduction mode," *IEEE Trans. on Aerospace and Electronic Systems*, vol. 26, no. 3, pp. 490–496, 1990. - [5] V. Vorpérian, "Simplified analysis of pwm converters using model of pwm switch. ii. discontinuous conduction mode," *IEEE Trans. on Aerospace and Electronic Systems*, vol. 26, no. 3, pp. 497–505, 1990. - [6] Y. Amran, F. Huliehel, and S. Ben-Yaakov, "A unified SPICE compatible average model of PWM converters," *IEEE Trans. on Power Electronics*, pp. 585–694, 1991. - [7] C. Basso, Switch-Mode Power Supplies. McGraw-Hill Education, 2014. - [8] D. Tannir, Y. Wang, and P. Li, "Accurate modeling of nonideal low-power pwm dc-dc converters operating in ccm and dcm using enhanced circuit averaging techniques," ACM Trans. on Design Automation of Electronic Systems, vol. 21, no. 4, pp. 1–15, 2016. - [9] S. R. Sanders, J. M. Noworolski, X. Z. Liu, and G. C. Verghese, "Generalized averaging method for power conversion circuits," *IEEE Trans. on Power Electronics*, vol. 6, no. 2, pp. 251–259, 1991. - [10] V. A. Caliskan, O. Verghese, and A. M. Stankovic, "Multifrequency averaging of dc/dc converters," *IEEE Transactions on Power Electronics*, vol. 14, no. 1, pp. 124–133, 1999. - [11] D. Maksimović, A. M. Stanković, V. J. Thottuvelil, and G. C. Verghese, "Modeling and simulation of power electronic converters," *Proceedings of the IEEE*, vol. 89, no. 6, pp. 898–912, 2001. - [12] J. M. Noworolski and S. R. Sanders, "Generalized in-plane circuit averaging," in *Applied Power Electronics Conference and Exposition*, 1991. APEC'91. Conference Proceedings, 1991., Sixth Annual. IEEE, 1991, pp. 445–451. - [13] Y. Wang, D. Gao, D. Tannir, and P. Li, "Multi-harmonic nonlinear modeling of low-power pwm dc-dc converters operating in ccm and dcm," in *Proceedings of the 2016 Design, Automation & Test in Europe Conference & Exhibition*. EDA Consortium, 2016. - [14] Y. Wang, D. Gao, D. Tannir, N. Dong, P. Fang, W. Dong, and P. Li, "Multiharmonic small-signal modeling of low-power pwm dc-dc converters," ACM Trans. on Design Automation of Electronic Systems, vol. 22, no. 4, pp. 1–16, 2017. - [15] F. Misoc, M. M. Morcos, and J. Lookadoo, "Fourier-series models of dcdc converters," in *Proceedings of the North American Power* Symposium, 2006, pp. 193–199. - [16] R. Trinchero, P. Manfredi, I. S. Stievano, and F. G. Canavero, "Steady-state analysis of switching converters via frequency-domain circuit equivalents," *IEEE Trans. on Circuits and Systems II*, vol. 63, no. 8, pp. 748–752, 2016. - [17] E. Setiawan, T. Hirata, and I. Hodaka, "Accurate symbolic steady state modeling of buck converter," *International Journal of Electrical and Computer Engineering*, vol. 7, no. 5, pp. 2374–2381, 2017. - [18] M. Forouzesh, Y. Siwakoti, S. A. Gorji, F. Blaabjerg, and B. Lehman, "Step-up dcdc converters: A comprehensive review of voltage-boosting techniques, topologies, and applications," IEEE Trans. on Power Electronics, vol. 32, no. 12, pp. 9143-9177, 2017. - [19] R. Trinchero, I. S. Stievano, and F. G. Canavero, "Steady-state analysis of switching power converters via augmented time-invariant equivalents," IEEE Trans. on Power Electronics, vol. 29, no. 11, pp. 5657-5661, 2014. - [20] J. W. van der Woude, W. L. de Koning, and Y. Fuad, "On the periodic behavior of pwm dc-dc converters," IEEE Trans. on Power Electronics, vol. 17, no. 4, pp. 585–595, July 2002. - [21] Y. Yan, F. C. Lee, and P. Mattavelli, "Unified three-terminal switch model for current mode controls," IEEE Trans. on Power Electronics, - vol. 27, no. 9, pp. 4060-4070, Sep. 2012. SIMetrix/SIMPLIS - User's Manual, Simetrix Technologies Ltd., 2015. - [23] S. Tian, F. C. Lee, J. Li, Q. Li, and P. Liu, "A three-terminal switch model of constant on-time current mode with external ramp compensation," IEEE Trans. on Power Electronics, vol. 31, no. 10, pp. 7311-7319, Oct 2016. - [24] O. A. Beg et al., "Model validation of pwm dcdc converters," IEEE Trans. on Industrial Electronics, vol. 64, no. 9, pp. 7049-7059, 2017. - [25] A. G. O. Dela-Cruz et al., "Cmos implementation of hysteretic controller for a dc-to-dc buck converter using 0.35um library," in DLSU Research Congress. De La Salle University, Manila, Philippines, 2018. - [26] T. C. Neugebauer and D. J. Perreault, "Computer-aided optimization of dc/dc converters for automotive applications," IEEE Trans. on Power Electronics, vol. 18, no. 3, pp. 775-783, May 2003. - [27] G. Migoni, M. E. Romero, F. Bergero, and E. Kofman, "A mixed modeling approach for efficient simulation of pwm switching mode power supplies," IEEE Trans. on Power Electronics, vol. 34, no. 10, pp. 9758–9767, Oct 2019. Helmut E. Graeb (M'02-SM'03-F'14) received the Dipl.-Ing., Dr.-Ing., and Habilitation degrees in electrical engineering from the Technical University of Munich (TUM), Munich, Germany, in 1986, 1993 and 2008, respectively. He was with Siemens Corporation, Munich, from 1986 to 1987, where he was involved in the design of DRAMs. Since 1987, he has been with the Chair of Electronic Design Automation, TUM, where he has been the Head of a research group since 1993. He has published around 190 papers, six of which were nominated for best papers at the Design Automation Conference (DAC), the International Conference on Computer-Aided Design (ICCAD), and the Design, Automation and Test in Europe (DATE) conference. His current research interests include design automation for analog and mixed-signal circuits, with particular emphasis on Pareto optimization of analog circuits considering parameter tolerances, analog design for yield and reliability, hierarchical sizing of analog circuits, analog/mixed-signal test design, discrete sizing of analog circuits, structural analysis of analog and digital circuits, and analog layout. Dr. Graeb was a recipient of the 2008 Prize of the Information Technology Society (ITG), the 2004 Best Teaching Award of the TUM EE Faculty Students Association, and the Third Prize of the 1996 Munich Business Plan Contest. He has served as the Vice-President Publications of the IEEE Council on Electronic Design Automation, an Executive Committee Member of the ICCAD, a member or the Chair of the Analog Program Subcommittees of the ICCAD, DAC, and DATE conferences, an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS-PART II: ANALOG AND DIGITAL SIGNAL PROCESSING and the IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, and a member of the Technical Advisory Board of MunEDA GmbH Munich, which he co-founded. He is a member of VDE ITG and VDE/VDI-Society Microelectronics, Microsystems, and Precision Engineering. Florin Burcea received the B.Sc. degree in electronics and telecommunication engineering from University Politehnica of Bucharest (UPB) in 2013 and the M.Sc. degree in communications engineering from Technical University of Munich (TUM) in 2015. He is currently working towards PhD with the Chair of Electronic Design Automation, TUM, focusing on the design methodology and design automation of analog circuits. In 2013, he won the first place in the Analog Integrated Circuits section of the Annual National Contest "Tudor Tănăsescu" in Romania. In 2015, 2016 and 2017 he won the first place in the Synopsys Annual International Microelectronics Olympiad of Armenia. Both contests are held in partnership with IEEE. In 2016, he received the Award of the Association for Electrical, Electronic and Information Technologies (VDE) for his Master Thesis. of Munich, Germany in 2018. Dani Tannir (S'02-M'12-SM'19) received the Bachelor of Engineering degree, with distinction, in Electrical Engineering from the American University of Beirut in 2004. He then received the Master and Ph.D. degrees in Electrical Engineering from McGill University in Montreal, Canada in 2006 and in 2010, respectively. He was named on the Dean's honor list for his Master thesis work and was the recipient of several awards during his Ph.D. studies, including the Alexander Graham Bell Canada Graduate Scholar- ship from the Natural Sciences and Engineering Research Council of Canada. In 2011, Prof. Tannir joined the Department of Electrical and Computer Engineering at the Lebanese American University in Byblos, Lebanon where he is currently an Associate Professor. Prof. Tannir also worked as a Fulbright visiting research scholar at Texas A&M University in College Station, Texas in 2014, and as a DAAD visiting research scholar at the Technical University His research area of expertise focuses on the development of efficient simulation and modeling techniques for nonlinear analog and radio frequency integrated circuits.